# Journal of Engineering Technology and Applied Physics

## Study of Electrical Performance of Hetero-Dielectric Gate Tunnel Field Effect Transistor (HDG TFET): A Novel Structure for Future Nanotechnology

Tan Chun Fui<sup>1</sup>, Ajay Kumar Singh<sup>2,\*</sup> and Lim Way Soong<sup>3</sup>

 <sup>1</sup>Faculty of Information Science Technology, Multimedia University, Jalan Ayer Keroh Lama, Melaka, Malaysia.
 <sup>2</sup>Electronics and Communication Engineering, NIIT University, Alwar, Rajasthan India.
 <sup>3</sup>Faculty of Engineering and Technology, Multimedia University, Jalan Ayer Keroh Lama, Melaka, Malaysia.
 \*Corresponding author: ajay.singh@niituniversity.in https://doi.org/10.33093/jetap.2022.4.1.6

Manuscript Received: 17 January 2022, Accepted: 23 February 2022, Published: 15 March 2022

Abstract - Although, dynamic power in portable mobile devices can be reduced by reducing power supply  $V_{DD}$  on the cost of increased leakage current. Therefore, maintaining low leakage current in the device is serious issue for minimizing overall power consumption of the circuit and improving the battery life. The conventional Metal Oxide Field Effect Transistor (MOSFET) requires at least 60 mV of gate voltage for better current drive at room temperature which is difficult to achieve due to thermal limit. This limitation of gate voltage requirement degrades the performance of the device at lower V<sub>DD</sub>. Tunnel Field Effect Transistor (TFET) is a potential candidate to replace CMOS in deep-submicron region due to its lower subthreshold slope SS (< 60 mV/decade) at room temperature. Steep switching in TFET can extend the supply voltage scaling with improved energy efficiency for both digital and analog applications. Despite those advantages, TFETs are suffering from lower ON current and larger ambipolar current. To overcome these shortcomings, a new structure, known as Hetero-dielectric gate TFET (HDG TFET), has been proposed in the literature. Since, in the absence of the compact analytical model, it is difficult to understand the electrical behaviour of the HDG TFET device, therefore, the present paper presents an analytical model of transconductance parameter of HDG TFET device. The electrical performance analysis of HDG TFET device reflects that on current can be increased considerably by choosing gate material of higher work function near the source region which also suppresses the ambipolar current. It is also observed that a thinner silicon film and larger drain bias result in larger transconductance value.

Keywords—TFET, dynamic power, leakage current, transconductance, heterodielectric, surface potential

### I. INTRODUCTION

Tunnel field effect transistor (TFET) has received attention of the researchers as an ideal alternative candidate to replace CMOS for design of nanoscale power efficient circuit due to its lower subthreshold swing (< 60 mV/decade) at room temperature [1-6]. But due to high tunneling resistance, on current in TFETs is much lower than the conventional MOSFETs. The larger ambipolar current in TFETs increases leakage power consumption. These two drawbacks of the TFET can be solved by employing heterodielectric gate instead of using single dielectric gate [7-9]. The proposed TFET structure is known as Hetro-dielectric gate TFET (HDGTFET). In this structure, the whole gate dielectric region is divided into two regions: region I near the source side which is occupied by larger dielectric gate material and region II near the drain side which is occupied by lower dielectric gate material [10-12]. The main purpose of placing high- $\kappa$  oxide near the source to increase the on current due to local minima of conduction band edge of the tunneling junction whereas low-κ oxide near drain suppress the ambipolar current of the device. Apart from removing these two drawbacks, this structure also results in smaller SS than the conventional TFETs [13-14]. To sustain the scaling of MOS devices in future it is required to analyse these hetero-dielectric gate TFET in detail in terms of their electrical behaviour.



Journal of Engineering Technology and Applied Physics (2022) 4, 1, 6: 35-39 https://doi.org/10.33093/jetap2022.4.1 This work is licensed under the Creative Commons BY-NC-ND 4.0 International License. Published by MMU PRESS. URL: https://journals.mmupress.com/index.php/jetap/index

In this paper, we have derived the analytical model of transconductance (gm) parameter by utilizing our previously developed drain current model [15]. The electric filed distribution in the proposed structure is used to derive the tunneling generation rate which can be integrated to get the drain current model. Since, differentiating potential in the structure yields the 2D approach via Poisson equation in terms of surface potential and device electric field, therefore calculation of potential distribution is necessary for understanding the electrical behaviour of the device. The contribution of source/drain depletion width and quantum confinement effects have been ignored while deriving the models due to heavy doping and larger silicon film thickness (> 3 nm). The present paper is organized as: Section Π describes analytical model of transconductance parameter. Section III discusses the electrical behaviour of the proposed structure and at the end, we conclude the paper in section IV.

## II. ANALYTICAL MODELS

The transconductance (g<sub>m</sub>) model of the proposed HDG TFET device is developed by using the drain current model. The process of formulation of drain current was based on integrating the BTBT generation which can be calculated by using electric field distribution in the proposed device. Differentiating potential ( $\psi$ ) yields 2-D approach via Poisson equation in terms of surface potential and electric field distribution. The analytical model of the potential distribution in the present structure can be done by solving the 2-D Poisson's equation with parabolic approximation. The structure and coordinate system of the proposed N-type hetero-dielectric gate TFET (HDG TFET) is shown in Fig. 1 [15].



### Fig. 1. Structure of HDGTFET.

After neglecting the fixed carrier oxide charges, 2-D Poisson's equation, for the potential distribution  $\psi_j(x,y)$ in the respective region, is given as

$$\frac{d^2\psi_j(x,y)}{d^2x} + \frac{d^2\psi_j(x,y)}{d^2y} = -\frac{qN_a}{\varepsilon_{si}}$$
(1)

, where  $N_a$  is the channel doping concentration, j = 1, 2represents the region I and region II,  $\varepsilon_{si}$  is the silicon permittivity,  $\psi_i(x, y)$  is the 2-D electrostatic potential in the region I and II measured with respect to Fermi potential. The solution of this differential Eq. (1) can be obtained by assuming parabolic profile along the film thickness *t*<sub>si</sub>.

Following the same procedure, as mentioned in paper [16], the surface potential in the respective region is given as

$$\psi_{js}(x) = A_j e^{\frac{x-L_j}{\lambda_j}} + B_j e^{-\frac{x-L_j}{\lambda_j}} + \sigma_j$$
(2)

, where  $A_i$  and  $B_i$  are constant and determined using following Boundary Conditions (BCs):

$$\psi_{si}(x = 0) = v_{bi1}$$
  
$$\psi_{si}(x = L_1) = \psi_{s_2}(x = L_1)$$
  
$$\frac{d\psi_{s1}(x = L_1)}{dx} = \frac{d\psi_{s_2}(x = L_1)}{dx}$$
  
$$\psi_{s_2}(x = 2) = v_{bi2} + v_{ds}$$

, where  $v_{bii}$  is the built-in-potential.

Using these boundary conditions (BCs) and after mathematical simplification, the values of the constants are [15]

$$A_1 = \gamma_{11} + B_2$$
,  $B_1 = -z_{12}B_2 + z_{11}$ ,  $A_2 = \frac{\beta_{13} - \beta_{12}B_2}{\beta_{11}}$ ,  $B_2 = \frac{\beta_{14}}{\beta_{15}}$ 

where each constant has its own value as given in ref. [15].

Substituting the values of these constants in Eq. (2), the analytical expression of the channel potential can be determined and given as [15]

$$\psi_{j}(x,y) = \psi_{sj}(x) \left[ \delta_{1j} + \delta_{4j} y^{2} \right] + \left[ \delta_{2j} + \delta_{3j} y^{2} \right]$$
(3)

 $C_{\rm or}$  t

$$\delta_{1j} = \frac{c_{ox_j}}{\varepsilon_{si}} \cdot \frac{t_{si}}{4} + 1 \quad , \quad \delta_{2j} = \frac{c_{ox_j}}{\varepsilon_{si}} \cdot \frac{t_{si}}{4} V'_{GSF}$$

$$\delta_{3j} = \frac{-c_{ox_j}}{\varepsilon_{si} t_{si}} V'_{GSF} \quad , \quad \delta_{4j} = \frac{-c_{ox_j}}{\varepsilon_{si} t_{si}}$$

It is necessary to determine the tunneling width of the proposed structure to calculate the tunneling current from source-to-channel and ambipolar current from drain-channel. This parameter exhibits transition from strong dependence to weak dependence on the gate voltage [15].

, where 
$$W_{11} = \frac{B_1}{A_1} e^{\frac{2L_1}{\lambda_1}}$$
,  $W_{12} = \frac{A_1 + B_1 e^{\frac{2L_1}{\lambda_1}}}{A_1} - \frac{E_g}{q}$ ,  
 $W_{15} = \left(\frac{B_1}{A_1}\right) e^{\frac{2L_1}{\lambda_1}}$ ,  $W_{14} = \left(\frac{\phi_{ch} + \frac{E_g}{q} - \sigma_1}{A_1}\right) e^{\frac{L_1}{\lambda_1}}$ 

and  $\phi_{ch}$  is the channel potential.

In non-local BTBT, tunneling of charges start only when conduction band edge (CB) of source gets in line with the valence band edge (VB) of the channel region and the tunneling current can be obtained by integrating Kane's band-to-band tunneling (BTBT) generation rate over the entire tunneling volume in both radial and lateral directions as [15]. The analytical expression of tunneling current for the proposed structure is [15]

$$I_{BTBT(S-C)} = (q * W_{ch}) * (\frac{1}{\lambda_1}) * t_{si} * A_k * (\frac{E_g}{q})^1 \{ (A_1 * e^{-\frac{L_1}{\lambda_1}} - B_1 * e^{\frac{L_1}{\lambda_1}}) \ln \frac{x_2}{x_1} + (\lambda_{11} + \lambda_{12})(x_2 - x_1) \}$$
(5)

,  $A_k$  and  $B_k$  are Kane's parameters and their values are  $A_k = 1.4 \times 10^{20} \text{ eV}^{1/2} \text{ cm.s.V}^2$  and  $B_k = 8.6 \times 10^6$ V/cm.eV<sup>3/2</sup>, respectively,  $t_{si}$  is film thickness,  $\lambda_j = \sqrt{\frac{\varepsilon_{si} t_{si}}{2\varepsilon_{ox_j}}}$  is known as characteristic or scaling

length and  $E_g$  is band gap of semiconductor material.

Transconductance  $(g_m)$  is the transfer characteristics of a device which displays the ability to amplify the signal and is defined as

$$\left[\frac{\partial I_{BTBT}}{\partial V_{GS}}\right] \qquad \text{at constant } V_{DS} \tag{6}$$

For the proposed structure using Eq. (5) the analytical expression of the transconductance is

$$g_{m} = A_{11} \left[ \left\{ \frac{\partial A_{1}}{\partial V_{GS}} e^{-\frac{L_{1}}{\lambda_{1}}} - \frac{\partial B_{1}}{\partial V_{GS}} e^{\frac{L_{1}}{\lambda_{1}}} \right\} \ln \left(\frac{x_{2}}{x_{1}}\right) + \left(A_{1} e^{-\frac{L_{1}}{\lambda_{1}}} - B_{1} e^{\frac{L_{1}}{\lambda_{1}}}\right) \left(\frac{1}{x_{2}} \frac{\partial x_{2}}{\partial V_{GS}} - \frac{1}{x_{1}} \frac{\partial x_{1}}{\partial V_{GS}}\right) + \left(\lambda_{11} + \lambda_{12}\right) \left(\frac{\partial x_{2}}{\partial V_{GS}} - \frac{\partial x_{1}}{\partial V_{GS}}\right) \right]$$

$$(7)$$

, where

$$A_{11} = \frac{qW_{ch}}{\lambda_1} t_{si} A_k(\frac{E_g}{q})$$
  
$$\frac{1}{\lambda_1} - \frac{q * B_k}{E_g} = \lambda_{11} \text{ and } \frac{1}{\lambda_1} + \frac{q * B_k}{E_g} = \lambda_{12}$$

## III. RESULTS AND DISCUSSION

The developed analytical models are simulated in order to understand the electrical characteristics of the proposed device in detail. The values of various parameters used in the model are L = 30 nm,  $L_l = 15-20$  nm,  $t_{si} = 5$  nm and  $t_{ox} = 3$  nm,  $N_s$  (source concentration)  $= 10^{20}$  cm<sup>-3</sup>,  $N_d$  (drain concentration)  $= 5 \times 10^{18}$  cm<sup>-3</sup> and channel region concentration is  $5 \times 10^{15}$  cm<sup>-3</sup>.

The developed analytical expression for tunneling width shows an excellent matching with 2-D ATLAS simulator results for larger permittivity in the source region as seen in Fig. 2(a). The analytical results also confirm that the higher dielectric permittivity near source reduces the tunneling width and accelerates the tunneling of carriers from source to channel.

ATLAS is a simulation package developed by SILVACO International [17] which is part of their TCAD framework. Atlas supports two and threedimensional simulations. It solves Poisson's equation, the carrier continuity equations, and the lattice heat equation. Steady state, transient, AC-small signal and optical device simulation can be performed.



Fig. 2(a). Comparison of tunneling width of the proposed structure with 2-D Simulator result.



Fig. 2(b). Variation of tunneling width with gate source voltage for different  $L_{l}$ .

Figure 2(b) shows that the tunneling width becomes narrower when the structure of length L = 30 nm is equally divided into two regions which are occupied by larger dielectric material near source and SiO<sub>2</sub> dielectric material near drain side. This confirms our choice of  $L_1$ = 15 nm.

The main purpose of choosing HDSG TFET is to increase ON current and reduce ambipolar current in the device. This can be achieved by lowering the surface potential near source-channel junction and higher surface potential near drain-channel junction. From Fig. 3 it is observed that by choosing gate material of larger work function near drain compared to the source channel junction. This study suggests that combining the gate engineering with material engineering, we can remove the two associated drawbacks of the conventional TFET.



Fig. 3. Variation of surface potential along the channel for different combination of work function.

Figure 4 shows the variation of off current (ambipolar current) in the proposed device with film thickness ( $t_{si}$ ) for different dielectric material in region I. It is observed that off current first decreases with  $t_{si}$  and later increases with thickness. It is observed that for dielectric material of strength  $k_{rl} = 50$  and  $t_{si} \ge 9$  nm we can get lower off current due to higher potential barrier near the drain.

![](_page_3_Figure_6.jpeg)

Fig. 4. Variation of off current against  $t_{si}$  for different dielectric strength in region I.

A key parameter for analog IC designers is the transconductance  $(g_m)$  which measures the gain of the device. Generally,  $g_m$  value increases with increase in gate-source voltage due to increased current capability of the device. The proposed Hetero-dielectric gate TFET results in larger  $g_m$  compared to the conventional TFET after certain gate bias voltage as seen from Fig. 5(a). This is due to lower subthreshold swing of the proposed structure than the conventional TFET devices. Larger drain voltage results in larger transconductance value (in Fig. 5(b)) due to lower ambipolar current in the proposed structure at any given gate bias voltage.

![](_page_3_Figure_10.jpeg)

Fig. 5(a). Comparison of  $g_m$  value of HDG TFET device with single gate TFET.

![](_page_3_Figure_12.jpeg)

Fig. 5(b).  $g_m$  versus  $V_{gs}$  for  $V_{ds} = 0.5$  V and 1.0 V.

We have studied the effect of the silicon film thickness on transconductance parameter for two values 10 nm and 15 nm respectively. Figure 6(a) shows that as  $t_{si}$  reduces transconductance value increases due to increase in tunneling volume in the channel from source which results larger current drive capability in the device.

The larger  $g_m$  results for the case when the region I has lower oxide thickness compared to the ambipolar region as observed from Fig. 6(b). This is due to fact that lower oxide thickness results in larger capacitive effect which enhances the overall drive current of the proposed device.

![](_page_4_Figure_1.jpeg)

Fig. 6(a). Variation of  $g_m$  against  $V_{gs}$  for two different values of  $t_{si}$ .

![](_page_4_Figure_3.jpeg)

Fig. 6(b). Variation of  $g_m$  against  $V_{gs}$  for two different combination of oxide thickness.

## IV. CONCLUSION

This paper analysed the electrical characteristics of the HDG TFET device. The analytical results of proposed tunneling width models show a good agreement with 2-D ATLAS simulator results. When the whole channel region has been equally divide to accommodate the lower and higher dielectric materials the tunneling probability increases. The on current of the device can be increased considerably by reducing the ambipolar current appreciably by choosing gate material of higher work function near the source region. It is observed that a thinner silicon film and larger drain bias result in larger transconductance value. Since, the proposed structure has lower SS which results larger transconductance value compared to the conventional TFET device. One can enhance the transconductance value of the proposed structure using thinner source gate oxide with combination of material engineering.

#### References

- Q. Zhang, W. Shao and A. Seabaugh, "Low-subthreshold-swing Tunnel Transistors," *IEEE Electron. Device. Lett.*, vol. 27, no. 4, pp. 297-300, 2006.
- [2] W. Y. Choi, B. Park, J. D. Lee and T. K. Liu, "Tunneling Field-Effect Transistors (TFETs) With Subthreshold Swing (SS) Less Than 60 mV/dec," *IEEE Electron. Device. Lett.*, vol. 28, no. 8, pp. 743-745, 2007.
- [3] W. Cao, D. Sarkar, Y. Khatami, J. Kang and K. Banerjee, "Subthreshold-Swing Physics of Tunnel Field-effect Transistors," *AIP Adv.*, vol. 4, no. 6, pp. 067141-1-067141-9, 2014.
- [4] K. Narimani, S. Glass, P. Bernardy, N. von den Driesch, Q. T. Zhao and S. Mantl, "Silicon Tunnel FET with Average Subthreshold Slope of 55 mV/dec at Low Drain Currents," *Solid-State Electron.*, vol. 143, pp.62-68, 2018.
- [5] J. Lee, G. Kim and S. Kim, "Effects of Back-Gate Bias on Subthreshold Swing of Tunnel Field-Effect Transistor," *Electron.*, vol. 8, pp. 1-7, 2019.
- [6] B. V. V. Satyanarayana and M. D. Prakash, "Design Analysis of GOS-HEFET on Lower Subthreshold Swing SOI," *Analog Integrated Circ.* and Sign. Process., vol. 109, pp. 683–694, 2021.
- [7] J. Prateek and P. Vishwa and G. Bahniman, "Dual Metal-Double Gate Tunnel Field Effect Transistor with Mono/Hetero Dielectric Gate Material," J. Comput. Electron., vol. 14, pp. 537-542, 2015.
- [8] P. Chandan, D. Debashish and C. Saurabh, "Approach to Suppress Ambipolar Conduction in Tunnel FET using Dielectric Pocket," *Micro & Nano Lett.*, vol. 14. pp. 86-90, 2019.
- [9] K.N. Priyadarshani, S. Singh and Naugarhiya, "A Dual Metal Double Gate Ge-Pocket TFET (DMG-DG-Ge-Pocket TFET) with Hetero Dielectric: DC & Analog Performance Projections," *Silicon*, vol. 14, pp. 1593-1604, 2022.
- [10] W. Y. Choi and W. Lee, "Hetero-Gate-Dielectric Tunneling Field-Effect Transistors," *IEEE Trans. on Electron. Device.*, vol. 57, no. 9, pp. 2317-2319, 2010.
- [11] W. Y. Choi and H. K. Lee, "Demonstration of Hetero-gate-dielectric Tunneling Field-effect Transistors (HG TFETs)," Nano Convergence, vol. 3, pp. 1-15, 2016.
- [12] M. Zare, F. Peyravi and S. E. Hosseini, "Impact of Hetero-Dielectric Ferroelectric Gate Stack on Analog/RF Performance of Tunnel FET," J. Electr. Mater., vol. 49, pp. 5638–5646, 2020.
- [13] B. Lu et al., "Fully Analytical Carrier-Based Charge and Capacitance Model for Hetero-Gate-Dielectric Tunneling Field-Effect Transistors," *IEEE Trans. on Electron. Device.*, vol. 65, no. 8, pp. 3555-3561, 2018.
- [14] K. S. Ajay, C. F. Tan and W. X. T. Wilson, "Threshold Voltage Model for Hetero-gate-dielectric Tunneling Field Effect Transistors", *Int. J. Electr. and Comp. Eng.*, vol. 10, no. 2, pp. 1764-1771, 2020.
- [15] K. S. Ajay, C. F. Tan and W. S. Lim, "Drain Current Model for A Hetero-dielectric Single Gate Tunnel Field Effect Transistor (HDSG TFET)," Int. J. Num. Model. Electron. Netw., Device. and Fields, doi:10.1002/jnm.2980, 2021.
- [16] Y. S. Yu and F. Najam, "Compact Current Model of Single Gate/Double-Gate Tunneling Field Effect Transistors," J. Electron. Eng. Technol., vol. 12, no.5, pp. 2014-2020, 2017.
- [17] ATLAS 5.2.0.R Release Note., SILVACO International, http://www.silvaco.com.